

# **FE2.1**

## USB 2.0 HIGH SPEED 7-PORT HUB CONTROLLER

### **Product Brief**

#### Introduction



It adopts *Multiple Transaction Translator* (MTT) architecture to explore the maximum possible throughput. Six, instead of two, non-periodic transaction buffers are used to minimize potential traffic jamming. The whole design is based on state-machine-control to reduce the response delay time; no micro controller is used in this chip.

To guarantee high quality, the whole chip is covered by *Test Scan Chain* – include even the high speed (480MHz) modules, so that all the logic components could be fully tested before shipping. Special *Build-In-Self-Test* mode is designed to exercise all high, full, and low speed Analog Front End (AFE) components in the packaging and testing stages as well.

Low power consumption is achieved by using  $0.18\,\mu$  m technology and comprehensive power/clock control mechanism. Most part of the chip will not be clocked unless needed.





#### **F**EATURES

- Low power consumption
  - □ 155 mA when seven downstream facing ports enabled in High-Speed mode;
  - □ 66 mA when one downstream facing port enabled in High-Speed mode;
- Fully compliant with Universal Serial Bus Specification Revision 2.0 (USB 2.0);
  - □ Upstream facing port supports High-Speed (480MHz) and Full-Speed (12MHz) modes;
  - □ 7 downstream facing ports support High-Speed (480MHz), Full-Speed (12MHz), and Low-Speed (1.5MHz) modes;
- Integrated USB 2.0 Transceivers;
- Integrated upstream 1.5KΩ pull-up, downstream 15KΩ pull-down, and serial resisters;
- Integrated 5V to 3.3V and 1.8V regulator.
- Integrated Power-On-Reset circuit;
- Integrated 12MHz Oscillator with feedback resister and crystal load capacitor;
- Integrated 12MHz-to-480MHz Phase Lock Loop (PLL);
- Multiple Transaction Translator (MTT)
  - □ One TT for each downstream port;

#### Product Brief Rev. 1.0



- ☐ Alternate Interface 0 for Single-TT, and Alternate Interface 1 for Multiple-TT;
- □ Each TT could handle 64 periodic
  Start-Split transactions, 32 periodic
  Complete-Split transactions, and 6
  none-periodic transactions;
- Support Self-Powered Mode only;
- Board configured options
  - ☐ Ganged or Individual Power Control

    Mode select;
  - ☐ Global, Multiple Ganges, or Individual
    Over-Current Protection Mode select;
  - ☐ Removable or Non-Removable

    Downstream Devices configuration;
  - □ *Number of Downstream Ports*;
- EEPROM configured options
  - □ Vendor ID, Product ID, & Device Release Number;
  - ☐ Removable or Non-Removable

    Downstream Devices configuration;
  - □ Serial Number; and
  - □ *Number of Downstream Ports*;
- Comprehensive status indicators support:
  - ☐ Standard downstream port status indicators (Green and Amber LED control for each downstream port);
  - □ *Hub Active/Suspend* indicator LED;
- Support Microsoft Windows 98SE/ME, 2000, XP, and Vista;
- Support Mac OS 8.6 and above;
- Support Linux kernel 2.4.20 and above.

#### PACKAGE

■ 64-pin LQFP (body size: 10x10 mm)

■ 48-pin LQFP (body size: 7x7 mm)

TERMINUS TECHNOLOGY INC. 1052, 10F, No. 3-2, YUANQU ST. NANGANG TAIPEI, TAIWAN, ROC