

## **Description**

The APG120N12NF uses advanced SGT II technology

to provide excellent  $R_{\text{DS}(\text{ON})}$ , low gate charge and

operation with gate voltages as low as 4.5V. This

device is suitable for use as a

Battery protection or in other Switching application.

#### **General Features**

 $V_{DS} = 120V I_{D} = 120A$ 

 $R_{DS(ON)} < 6.8 \text{m}\Omega$  @  $V_{GS} = 10 \text{V}$  (Type:  $6.0 \text{m}\Omega$ )

#### **Application**

Mobile phone fast charging

Brushless motor

Home appliance control board



# **Package Marking and Ordering Information**

| Fackage marking and Ordering information |            |                      |          |  |
|------------------------------------------|------------|----------------------|----------|--|
| Product ID                               | Pack       | Marking              | Qty(PCS) |  |
| APG120N12NF                              | PDFN5*6-8L | APG120N12NF XXX YYYY | 5000     |  |

#### Absolute Maximum Ratings (T<sub>C</sub>=25°Cunless otherwise noted)

| Symbol                               | Parameter                                                   | Value | Units |
|--------------------------------------|-------------------------------------------------------------|-------|-------|
| VDSS                                 | Drain-to-Source Voltage 120                                 |       | V     |
| I <sub>D</sub> @T <sub>A</sub> =25℃  | Continuous Drain Current <sup>1</sup>                       | 120   | Α     |
| I <sub>D</sub> @T <sub>A</sub> =70°C | Continuous Drain Current <sup>1</sup>                       | 70    | А     |
| IDM <sup>a1</sup>                    | Pulsed Drain Current                                        | 320   | А     |
| EASa2                                | Single pulse avalanche energy 240                           |       | mJ    |
| IAR                                  | Single pulse avalanche current 40                           |       | А     |
| VGS                                  | Gate-to-Source Voltage ±20                                  |       | V     |
| P <sub>D</sub>                       | Power Dissipation 125                                       |       | W     |
| TJ, Tstg                             | Operating Junction and Storage Temperature Range -55 to 150 |       | °C    |
| TL                                   | Maximum Temperature for Soldering 300                       |       | °C    |
| R0JC                                 | Thermal Resistance, Junction-to-Case 1.0                    |       | °C/W  |
| RθJA                                 | Thermal Resistance, Junction-to-Ambient 50                  |       | °C/W  |





# APG120N12NF

# 120V N-Channel Enhancement Mode MOSFET

# Electrical Characteristics (T<sub>J</sub>=25℃, unless otherwise noted)

| Symbol         | Parameter                         | Test Conditions                              | Min. | Тур. | Max. | Units |
|----------------|-----------------------------------|----------------------------------------------|------|------|------|-------|
| VDSS           | Drain to Source Breakdown Voltage | V <sub>GS</sub> =0V, I <sub>D</sub> =250μA   | 120  | 135  |      | V     |
| IDSS           | Drain to Source Leakage Current   | V <sub>DS</sub> = 120V, V <sub>GS</sub> = 0V |      |      | 1    | μA    |
| IGSS(F)        | Gate to Source Forward Leakage    | V <sub>GS</sub> =+20V                        |      |      | 100  | nA    |
| IGSS(R)        | Gate to Source Reverse Leakage    | V <sub>GS</sub> =-20V                        |      |      | -100 | nA    |
| VGS(TH)        | Gate Threshold Voltage            | $V_{DS}=V_{GS}, I_{D}=250\mu A$              | 1.2  | 1.8  | 3.0  | V     |
| RDS(ON)1       | Drain-to-Source On-Resistance     | V <sub>GS</sub> =10V, I <sub>D</sub> =20A    |      | 6.0  | 6.8  | mΩ    |
| RDS(ON)1       | Drain-to-Source On-Resistance     | V <sub>GS</sub> =4.5V, I <sub>D</sub> =10A   |      | 8.5  | 10   | mΩ    |
| gFS            | Forward Transconductance          | V <sub>DS</sub> =5V, I <sub>D</sub> =50A     |      | 130  |      | S     |
| Ciss           | Input Capacitance                 |                                              |      | 4282 |      | pF    |
| Coss           | Output Capacitance                | $V_{GS} = 0V V_{DS} = 50V f =$               |      | 429  |      | pF    |
| Crss           | Reverse Transfer Capacitance      | 1.0MHz                                       |      | 17   |      | pF    |
| R <sub>g</sub> | Gate resistance                   | _                                            |      | 2.5  |      | Ω     |
| td(ON)         | Turn-on Delay Time                |                                              |      | 20   |      | ns    |
| tr             | Rise Time                         | $I_D = 20A$<br>$V_{DS} = 50V$                |      | 11   |      | ns    |
| td(OFF)        | Turn-Off Delay Time               | $V_{GS} = 10V$ $R_{G} = 5\Omega$             |      | 55   |      | ns    |
| tf             | Fall Time                         | - 1\( - 3\)                                  |      | 28   |      | ns    |
| Qg             | Total Gate Charge                 | - V <sub>GS</sub> =0~10V                     |      | 61.4 |      | nC    |
| Qgs            | Gate Source Charge                | $V_{DS} = 50V$                               |      | 17.4 |      | nC    |
| Qgd            | Gate Drain Charge                 | I <sub>D</sub> =20A                          |      | 14.1 |      | nC    |
| IS             | Diode Forward Current             | T 05.00                                      |      |      | 100  | Α     |
| ISM            | Diode Pulse Current               | - T <sub>C</sub> =25 °C                      |      |      | 320  | Α     |
| VSD            | Diode Forward Voltage             | I <sub>S</sub> =6.0A, V <sub>GS</sub> =0V    |      |      | 1.2  | V     |
| trr            | Reverse Recovery time             | I <sub>S</sub> =20A, V <sub>DD</sub> =50V    |      | 100  |      | ns    |
| Qrr            | Reverse Recovery Charge           | dI <sub>F</sub> /dt=100A/μs                  |      | 250  |      | nC    |

#### Note:

- 1. The data tested by surface mounted on a 1 inch 2 FR-4 board with 2OZ copper.
- $2_{\times}$  The data tested by pulsed , pulse width  $\leqq$  300us , duty cycle  $\leqq$  2%
- 3. The EAS data shows Max. rating . The test condition is VDD=50V, L=0.3mH, Rg=25 $\Omega$ , Starting TJ=25  $^{\circ}$ C
- 4、The power dissipation is limited by 150℃ junction temperature



# **Typical Characteristics**









Figure5: Drain-source on-state resistance



Figure 2: Typcal drain-source on resistance



Figure 4: forward transconductance



Figure6: Typ. capacitances







re7: Typ. gate charge



Figure9: Safe operating area



Figure8: Drain-source breakdown voltage



Figure 10: Max. transient thermal impedance



# Package Mechanical Data-DFN5\*6-8L-JQ Single









|        |       | Common L2 |        |        |  |
|--------|-------|-----------|--------|--------|--|
| Symbol | mm    |           | Inch   |        |  |
|        | Mim   | Max       | Min    | Max    |  |
| Α      | 1.03  | 1.17      | 0.0406 | 0.0461 |  |
| b      | 0.34  | 0.48      | 0.0134 | 0.0189 |  |
| С      | 0.824 | 0.0970    | 0.0324 | 0.082  |  |
| D      | 4.80  | 5.40      | 0.1890 | 0.2126 |  |
| D1     | 4.11  | 4.31      | 0.1618 | 0.1697 |  |
| D2     | 4.80  | 5.00      | 0.1890 | 0.1969 |  |
| E      | 5.95  | 6.15      | 0.2343 | 0.2421 |  |
| E1     | 5.65  | 5.85      | 0.2224 | 0.2303 |  |
| E2     | 1.60  | /         | 0.0630 | /      |  |
| е      | 1.27  | ' BSC     | 0.05   | BSC    |  |
| L      | 0.05  | 0.25      | 0.0020 | 0.0098 |  |
| L1     | 0.38  | 0.50      | 0.0150 | 0.0197 |  |
| L2     | 0.38  | 0.50      | 0.0150 | 0.0197 |  |
| Н      | 3.30  | 3.50      | 0.1299 | 0.1378 |  |
| I      | /     | 0.18      | /      | 0.0070 |  |



# APG120N12NF

### 120V N-Channel Enhancement Mode MOSFET

#### Attention

- 1,Any and all APM Microelectronics products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such aslife support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your APM Microelectronics representative nearest you before using any APM Microelectronics products described or contained herein in such applications.
- 2,APM Microelectronics assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all APM Microelectronics products described or contained herein.
- 3, Specifications of any and all APM Microelectronics products described or contained here instipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- 4, APM Microelectronics Semiconductor CO., LTD. strives to supply high quality high reliabilityproducts. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. Whendesigning equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- 5,In the event that any or all APM Microelectronics products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- 6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of APM Microelectronics Semiconductor CO., LTD.
- 7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. APM Microelectronics believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- 8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "DeliverySpecification" for the APM Microelectronics product that you Intend to use.

**O** 



# APG120N12NF 120V N-Channel Enhancement Mode MOSFET

| Edition | Date      | Change          |
|---------|-----------|-----------------|
| Rve1.0  | 2020/11/1 | Initial release |

Copyright Attribution"APM-Microelectronice"